

# LOW VOLTAGE 4 Megabit (512K x 8) OTP EPROM

#### PRELIMINARY DATA

- PIN COMPATIBLE with the 4 MEGABIT, SINGLE VOLTAGE FLASH MEMORY
- LOW VOLTAGE READ OPERATION: 3V to 5.5V
- FAST ACCESS TIME: 120ns
- LOW POWER "CMOS" CONSUMPTION:
  - Active Current 15mA
  - Standby Current 20μA
- PROGRAMMING VOLTAGE: 12.75V
- PROGRAMMING TIMES:
  - Typical 48sec. (PRESTO II Algorithm)
  - Typical 27sec. (On-Board Programming)
- M27V405 is PROGRAMMABLE as M27C405 with IDENTICAL SIGNATURE



#### **DESCRIPTION**

The M27V405 is a low voltage, low power 4 Megabit One Time Programmable EPROM, organised as 524,288 by 8 bits. It is ideally suited for microprocessor systems requiring large programs, in the application where the contents is stable and needs to be programmed only one time.

The M27V405 operates in the read mode with a supply voltage as low as 3V. The decrease in operating power allows either a reduction of the size of the battery or an increase in the time between battery recharges.

Table 1. Signal Names

| A0 - A18        | Address Inputs |  |  |  |
|-----------------|----------------|--|--|--|
| Q0 - Q7         | Data Outputs   |  |  |  |
| Ē               | Chip Enable    |  |  |  |
| G               | Output Enable  |  |  |  |
| V <sub>PP</sub> | Program Supply |  |  |  |
| Vcc             | Supply Voltage |  |  |  |
| V <sub>SS</sub> | Ground         |  |  |  |

Figure 1. Logic Diagram



May 1996 1/13

Figure 2A. LCC Pin Connections



Figure 2B. TSOP Pin Connections



Table 2. Absolute Maximum Ratings (1)

| Symbol                         | Parameter                            | Value      | Unit |
|--------------------------------|--------------------------------------|------------|------|
| TA                             | Ambient Operating Temperature        | -40 to 125 | °C   |
| T <sub>BIAS</sub>              | Temperature Under Bias               | -50 to 125 | °C   |
| T <sub>STG</sub>               | Storage Temperature                  | -65 to 150 | °C   |
| V <sub>IO</sub> (2)            | Input or Output Voltages (except A9) | –2 to 7    | V    |
| V <sub>CC</sub>                | Supply Voltage                       | –2 to 7    | V    |
| V <sub>A9</sub> <sup>(2)</sup> | A9 Voltage                           | -2 to 13.5 | V    |
| $V_{PP}$                       | Program Supply Voltage               | –2 to 14   | V    |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

#### **DESCRIPTION** (cont'd)

The M27V405 is pin compatible with the industry standard 4 Megabit, single voltage FLASH Memory. It can be considered as a FLASH Low Cost solution for production quantities.

The M27V405 can also be operated as a standard 4 Megabit OTP EPROM (similar to M27C405) with a 5V power supply. The M27V405 is offered in Plastic Leaded Chip Carrier and Plastic Thin Small Outline packages.



<sup>2.</sup> Minimum DC voltage on Input or Output is -0.5V with possible undershoot to -2.0V for a period less than 20ns. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V with possible overshoot to V<sub>CC</sub> +2V for a period less than 20ns.

#### **DEVICE OPERATION**

The modes of operations of the M27V405 are listed in the Operating Modes table. A single power supply is required in the read mode. All inputs are TTL levels except for  $V_{pp}$  and 12V on A9 for Electronic Signature.

#### **Read Mode**

The M27V405 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{E}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{G}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time ( $t_{AVQV}$ ) is equal to the delay from  $\overline{E}$  to output ( $t_{ELQV}$ ). Data is available at the output after a delay of  $t_{GLQV}$  from the falling edge of  $\overline{G}$ , assuming that  $\overline{E}$  has been low and the addresses have been stable for at least  $t_{AVQV}$ - $t_{GLQV}$ .

#### **Standby Mode**

The M27V405 has a standby mode which reduces the active current from 15mA to 20 $\mu$ A with low voltage operation V<sub>CC</sub>  $\leq$  3.3V (30mA to 100 $\mu$ A with a supply of 5.5V), see Read Mode DC Characteristics Table for details. The M27V405 is placed in the standby mode by applying a CMOS high signal to the  $\overline{E}$  input. When in the standby mode,

the outputs are in a high impedance state, independent of the  $\overline{G}$  input.

#### **Two Line Output Control**

Because OTP EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:

- a. the lowest possible memory power dissipation,
- b. complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines, E should be decoded and used as the primary device selecting function, while G should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

### **System Considerations**

The power switching characteristics of Advanced CMOS OTP EPROMs require careful decoupling of the devices. The supply current,  $I_{CC}$ , has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of  $\overline{E}$ . The

Table 3. Operating Modes

| Mode                 | Ē                     | G               | А9              | V <sub>PP</sub>                    | Q0 - Q7  |
|----------------------|-----------------------|-----------------|-----------------|------------------------------------|----------|
| Read                 | V <sub>IL</sub>       | V <sub>IL</sub> | Х               | V <sub>CC</sub> or V <sub>SS</sub> | Data Out |
| Output Disable       | V <sub>IL</sub>       | V <sub>IH</sub> | Х               | V <sub>CC</sub> or V <sub>SS</sub> | Hi-Z     |
| Program              | V <sub>IL</sub> Pulse | V <sub>IH</sub> | Х               | $V_{PP}$                           | Data In  |
| Verify               | V <sub>IH</sub>       | V <sub>IL</sub> | Х               | $V_{PP}$                           | Data Out |
| Program Inhibit      | ViH                   | ViH             | Х               | $V_{PP}$                           | Hi-Z     |
| Standby              | ViH                   | Х               | Х               | V <sub>CC</sub> or V <sub>SS</sub> | Hi-Z     |
| Electronic Signature | V <sub>IL</sub>       | V <sub>IL</sub> | V <sub>ID</sub> | Vcc                                | Codes    |

Note:  $X = V_{IH}$  or  $V_{IL}$ ,  $V_{ID} = 12V \pm 0.5V$ 

**Table 4. Electronic Signature** 

| Identifier          | A0              | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
|---------------------|-----------------|----|----|----|----|----|----|----|----|----------|
| Manufacturer's Code | VIL             | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 20h      |
| Device Code         | V <sub>IH</sub> | 1  | 0  | 1  | 1  | 0  | 1  | 0  | 0  | B4h      |

**Table 5. AC Measurement Conditions** 

|                                       | High Speed | Standard     |
|---------------------------------------|------------|--------------|
| Input Rise and Fall Times             | ≤ 10ns     | ≤ 20ns       |
| Input Pulse Voltages                  | 0 to 3V    | 0.4V to 2.4V |
| Input and Output Timing Ref. Voltages | 1.5V       | 0.8V and 2V  |

Figure 3. AC Testing Input Output Waveform



Figure 4. AC Testing Load Circuit



Table 6. Capacitance (1)  $(T_A = 25 \, {}^{\circ}C, f = 1 \, MHz)$ 

| Symbol          | Parameter          | Test Condition | Min | Max | Unit |
|-----------------|--------------------|----------------|-----|-----|------|
| C <sub>IN</sub> | Input Capacitance  | $V_{IN} = 0V$  |     | 6   | pF   |
| $C_OUT$         | Output Capacitance | $V_{OUT} = 0V$ |     | 12  | pF   |

Note: 1. Sampled only, not 100% tested.

# **DEVICE OPERATION** (cont'd)

magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.

The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a  $0.1\mu F$  ceramic capacitor be used on every device between Vcc and Vss. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a  $4.7\mu F$  bulk electrolytic capacitor should be used

between V<sub>CC</sub> and V<sub>SS</sub> for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

#### **Programming**

When delivered, all bits of the M27V405 are in the "1" state. Data is introduced by selectively programming "0"s into the desired bit locations. Although only "0"s will be programmed, both "1"s and "0"s can be present in the data word. The M27V405 is in the programming mode when  $V_{PP}$  input is at 12.75V,  $\overline{G}$  is at  $V_{IH}$  and  $\overline{E}$  is pulsed to  $V_{IL}$ .



Table 7. Read Mode DC Characteristics (1)

 $(T_A = 0 \text{ to } 70^{\circ}\text{C}, -20 \text{ to } 70^{\circ}\text{C}, -20 \text{ to } 85^{\circ}\text{C} \text{ or } -40 \text{ to } 85^{\circ}\text{C}; V_{CC} = 3.3\text{V} \pm 10\%; V_{PP} = V_{CC})$ 

| `                              | · · · · · · · · · · · · · · · · · · · |                                                                                                                     |                        | ,                   |      |
|--------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------|------------------------|---------------------|------|
| Symbol                         | Parameter                             | Test Condition                                                                                                      | Min                    | Max                 | Unit |
| ILI                            | Input Leakage Current                 | $0V \le V_{IN} \le V_{CC}$                                                                                          |                        | ±10                 | μΑ   |
| I <sub>LO</sub>                | Output Leakage Current                | $0V \le V_{OUT} \le V_{CC}$                                                                                         |                        | ±10                 | μΑ   |
| Icc                            | Supply Current                        | $\overline{E} = V_{IL}, \overline{G} = V_{IL}, I_{OUT} = 0 \text{mA},$<br>$f = 5 \text{MHz}, V_{CC} = 3.2 \text{V}$ |                        | 15                  | mA   |
| 100                            | опри оптен                            | $\overline{E} = V_{IL}, \overline{G} = V_{IL}, I_{OUT} = 0 \text{mA},$<br>$f = 5 \text{MHz}, V_{CC} = 5.5 \text{V}$ |                        | 30                  | mA   |
| I <sub>CC1</sub>               | Supply Current (Standby) TTL          | E = V <sub>IH</sub>                                                                                                 |                        | 1                   | mA   |
| I <sub>CC2</sub>               | Supply Current (Standby) CMOS         | $\overline{E}$ > V <sub>CC</sub> - 0.2V, V <sub>CC</sub> = 3.2V                                                     |                        | 20                  | μΑ   |
| 1002                           | Cupply Current (Clariday) Civico      | $\overline{E} > V_{CC} - 0.2V, V_{CC} = 5.5V$                                                                       |                        | 100                 | μΑ   |
| I <sub>PP</sub>                | Program Current                       | V <sub>PP</sub> = V <sub>CC</sub>                                                                                   |                        | 10                  | μΑ   |
| $V_{IL}$                       | Input Low Voltage                     |                                                                                                                     | -0.3                   | 0.8                 | ٧    |
| V <sub>IH</sub> <sup>(2)</sup> | Input High Voltage                    |                                                                                                                     | 2                      | V <sub>CC</sub> + 1 | V    |
| $V_{OL}$                       | Output Low Voltage                    | I <sub>OL</sub> = 2.1mA                                                                                             |                        | 0.4                 | V    |
| Vон                            | Output High Voltage TTL               | I <sub>OH</sub> = -400μA                                                                                            | 2.4                    |                     | ٧    |
| VON                            | Output High Voltage CMOS              | I <sub>OH</sub> = -100μA                                                                                            | V <sub>CC</sub> - 0.7V |                     | V    |

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.

2. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V.

Table 8A. Read Mode AC Characteristics <sup>(1)</sup> ( $T_A = 0$  to  $70^{\circ}$ C, -20 to  $70^{\circ}$ C, -20 to  $85^{\circ}$ C or -40 to  $85^{\circ}$ C;  $V_{CC} = 3.3$ V  $\pm$  10%;  $V_{PP} = V_{CC}$ )

| Symbol                           | Alt              | Parameter                               | r Test Condition -120 (3) -150                 |     | -120 <sup>(3)</sup> |     | 50  | Unit |
|----------------------------------|------------------|-----------------------------------------|------------------------------------------------|-----|---------------------|-----|-----|------|
|                                  |                  |                                         |                                                | Min | Max                 | Min | Max |      |
| $t_{AVQV}$                       | t <sub>ACC</sub> | Address Valid to Output Valid           | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ |     | 120                 |     | 150 | ns   |
| $t_{ELQV}$                       | t <sub>CE</sub>  | Chip Enable Low to Output Valid         | $\overline{G} = V_{IL}$                        |     | 120                 |     | 150 | ns   |
| t <sub>GLQV</sub>                | toE              | Output Enable Low to Output Valid       | E = V <sub>IL</sub>                            |     | 60                  |     | 80  | ns   |
| t <sub>EHQZ</sub> (2)            | t <sub>DF</sub>  | Chip Enable High to Output Hi-Z         | $\overline{G} = V_{IL}$                        | 0   | 50                  | 0   | 50  | ns   |
| t <sub>GHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Output Enable High to Output Hi-Z       | E = V <sub>IL</sub>                            | 0   | 50                  | 0   | 50  | ns   |
| t <sub>AXQX</sub>                | toH              | Address Transition to Output Transition | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ | 0   |                     | 0   |     | ns   |

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.
2. Sampled only, not 100% tested.
3. In case of 120ns speed see High Speed AC Measurement conditions.

Table 8B. Read Mode AC Characteristics (1)

 $(T_{A} = 0 \text{ to } 70^{\circ}\text{C}, \, -20 \text{ to } 70^{\circ}\text{C}, \, -20 \text{ to } 85^{\circ}\text{C} \text{ or } -40 \text{ to } 85^{\circ}\text{C}; \, V_{CC} = 3.3\text{V} \pm 10\%; \, V_{PP} = V_{CC})$ 

|                                  |                  |                                         |                                                | M27V405             |     |     |      |    |
|----------------------------------|------------------|-----------------------------------------|------------------------------------------------|---------------------|-----|-----|------|----|
| Symbol                           | Alt              | Parameter                               | Test Condition                                 | Condition -180 -200 |     | 00  | Unit |    |
|                                  |                  |                                         |                                                | Min                 | Max | Min | Max  |    |
| t <sub>AVQV</sub>                | t <sub>ACC</sub> | Address Valid to Output Valid           | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ |                     | 180 |     | 200  | ns |
| t <sub>ELQV</sub>                | t <sub>CE</sub>  | Chip Enable Low to Output Valid         | $\overline{G} = V_{IL}$                        |                     | 180 |     | 200  | ns |
| t <sub>GLQV</sub>                | t <sub>OE</sub>  | Output Enable Low to Output Valid       | $\overline{E} = V_IL$                          |                     | 90  |     | 100  | ns |
| t <sub>EHQZ</sub> <sup>(2)</sup> | tDF              | Chip Enable High to Output Hi-Z         | $\overline{G} = V_{IL}$                        | 0                   | 50  | 0   | 70   | ns |
| t <sub>GHQZ</sub> (2)            | t <sub>DF</sub>  | Output Enable High to Output Hi-Z       | E = V <sub>IL</sub>                            | 0                   | 50  | 0   | 70   | ns |
| t <sub>AXQX</sub>                | tон              | Address Transition to Output Transition | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ | 0                   |     | 0   |      | ns |

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Sampled only, not 100% tested.

Figure 5. Read Mode AC Waveforms



Table 9. Programming Mode DC Characteristics (1) (TA = 25 °C; VCC = 6.25V  $\pm$  0.25V; VPP = 12.75V  $\pm$  0.25V)

| Symbol          | Parameter               | Test Condition            | Min  | Max                   | Unit |
|-----------------|-------------------------|---------------------------|------|-----------------------|------|
| lu              | Input Leakage Current   | $0 \le V_{IN} \le V_{CC}$ |      | ±10                   | μΑ   |
| Icc             | Supply Current          |                           |      | 50                    | mA   |
| I <sub>PP</sub> | Program Current         | E = V <sub>IL</sub>       |      | 50                    | mA   |
| V <sub>IL</sub> | Input Low Voltage       |                           | -0.3 | 0.8                   | V    |
| V <sub>IH</sub> | Input High Voltage      |                           | 2    | V <sub>CC</sub> + 0.5 | V    |
| V <sub>OL</sub> | Output Low Voltage      | I <sub>OL</sub> = 2.1mA   |      | 0.4                   | V    |
| Voн             | Output High Voltage TTL | I <sub>OH</sub> = -400μA  | 2.4  |                       | V    |
| V <sub>ID</sub> | A9 Voltage              |                           | 11.5 | 12.5                  | V    |

Note: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.

Table 10. Programming Mode AC Characteristics <sup>(1)</sup> ( $T_A = 25$  °C;  $V_{CC} = 6.25V \pm 0.25V$ ;  $V_{PP} = 12.75V \pm 0.25V$ )

| Symbol            | Alt             | Parameter                                   | Test Condition | Min | Max | Unit |
|-------------------|-----------------|---------------------------------------------|----------------|-----|-----|------|
| t <sub>AVEL</sub> | t <sub>AS</sub> | Address Valid to Chip Enable Low            |                | 2   |     | μs   |
| t <sub>QVEL</sub> | t <sub>DS</sub> | Input Valid to Chip Enable Low              |                | 2   |     | μs   |
| tvphel            | tvps            | VPP High to Chip Enable Low                 |                | 2   |     | μs   |
| tvchel            | tvcs            | Vcc High to Chip Enable Low                 |                | 2   |     | μs   |
| t <sub>ELEH</sub> | t <sub>PW</sub> | Chip Enable Program Pulse<br>Width          |                | 95  | 105 | μs   |
| t <sub>EHQX</sub> | t <sub>DH</sub> | Chip Enable High to Input<br>Transition     |                | 2   |     | μs   |
| t <sub>QXGL</sub> | toes            | Input Transition to Output Enable Low       |                | 2   |     | μs   |
| t <sub>GLQV</sub> | t <sub>OE</sub> | Output Enable Low to Output<br>Valid        |                |     | 100 | ns   |
| tgнqz             | tDFP            | Output Enable High to Output<br>Hi-Z        |                | 0   | 130 | ns   |
| t <sub>GHAX</sub> | t <sub>AH</sub> | Output Enable High to Address<br>Transition |                | 0   |     | ns   |

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.

2. Sampled only, not 100% tested.



Figure 6. Programming and Verify Modes AC Waveforms

#### **DEVICE OPERATION** (cont'd)

The data to be programmed is applied to 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.  $V_{CC}$  is specified to be 6.25V  $\pm$  0.25V, but it can be set to lower values in case of On-Board Programming (see dedicated paragraph).

#### **PRESTO II Programming Algorithm**

PRESTO II Programming Algorithm allows the whole array to be programmed with a guaranteed margin, in a typical time of 52.5 seconds. Programming with PRESTO II consists of applying a sequence of 100µs program pulses to each byte until a correct verify occurs (see Figure 7). During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides the necessary margin to each programmed cell.

### **Program Inhibit**

Programming of multiple M27V405s in parallel with different data is also easily accomplished. Except for  $\overline{E}$ , all like inputs including  $\overline{G}$  of the parallel M27V405 may be common. A TTL low level pulse

applied to a M27V405's  $\overline{E}$  input, with V<sub>PP</sub> at 12.75V, will program that M27V405. A high level  $\overline{E}$  input inhibits the other M27V405s from being programmed.

#### **Program Verify**

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with  $\overline{G}$  at  $V_{IL}$ ,  $\overline{E}$  at  $V_{IH}$ ,  $V_{PP}$  at 12.75V and  $V_{CC}$  at 6.25V.

#### **On-Board Programming**

Programming the M27V405 may be performed directly in the application circuit, however this requires modification to the PRESTO II Algorithm (see Figure 8). For in-circuit programming  $V_{\rm CC}$  is determined by the user and normally is compatible with other components using the same supply voltage. It is recommended that the maximum value of  $V_{\rm CC}$  which remains compatible with the circuit is used.

Typically V<sub>CC</sub>=5.5V for programming systems using V<sub>CC</sub>=5V, and V<sub>CC</sub>=3.5V for low voltage 3V systems is recommended. The value of V<sub>CC</sub> does not affect the programming, it gives a higher test capability in VERIFY mode.

V<sub>PP</sub> must be kept at 12.75 volts to maintain and enable the programming.



Figure 7. Programming Flowchart



Figure 8. On-Board Programming Flowchart



# Warning: compatibility with FLASH Memory

Compatibility issues may arise when replacing the compatible Single Supply 4 Megabit FLASH Memory (the M29F040) by the M27V405.

The V<sub>PP</sub> pin of the M27V405 corresponds to the "W" pin of the M29F040. The M27V405 VPP pin can withstand voltages up to 12.75V, while the "W" pin of the M29F040 is a normal control signal input and may be damaged if a high voltage is applied; special precautions must be taken when programming in-circuit.

However if an already programmed M27V405 is used, this can be directly put in place of the FLASH Memory as the V<sub>PP</sub> input, when not in programming mode, is set to V<sub>CC</sub> or V<sub>SS</sub>.

Changes to PRESTO II. The duration of the programming pulse is reduced to 20µs, making the programming time of the M27V405 comparable with the counterpart FLASH Memory.

# **Electronic Signature**

The Electronic Signature (ES) mode allows the reading out of a binary code from an OTP EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the 25°C ± 5°C ambient temperature range that is required when programming the M27V405. To activate the ES mode, the programming equipment must force 11.5V to 12.5V on address line A9 of the M27V405 with V<sub>PP</sub>=V<sub>CC</sub>=5V. Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from V<sub>IL</sub> to V<sub>IH</sub>. All other address lines must be held at VIL during Electronic Signature mode. Byte 0 (A0=V<sub>IL</sub>) represents the manufacturer code and byte 1 (A0=V<sub>IH</sub>) the device identifier code. For the SGS-THOMSON M27V405, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7.

#### **ORDERING INFORMATION SCHEME**



Note: 1. High Speed, see AC Characteristics section for further information.

For a list of available options (Speed, Package, etc...) refer to the current Memory Shortform catalogue. For further information on any aspect of this device, please contact the SGS-THOMSON Sales Office nearest to you.

PLCC32 - 32 lead Plastic Leaded Chip Carrier, rectangular

| Symb |      | mm    |       |       | inches |       |
|------|------|-------|-------|-------|--------|-------|
| Symb | Тур  | Min   | Max   | Тур   | Min    | Max   |
| А    |      | 2.54  | 3.56  |       | 0.100  | 0.140 |
| A1   |      | 1.52  | 2.41  |       | 0.060  | 0.095 |
| В    |      | 0.33  | 0.53  |       | 0.013  | 0.021 |
| B1   |      | 0.66  | 0.81  |       | 0.026  | 0.032 |
| D    |      | 12.32 | 12.57 |       | 0.485  | 0.495 |
| D1   |      | 11.35 | 11.56 |       | 0.447  | 0.455 |
| D2   |      | 9.91  | 10.92 |       | 0.390  | 0.430 |
| Е    |      | 14.86 | 15.11 |       | 0.585  | 0.595 |
| E1   |      | 13.89 | 14.10 |       | 0.547  | 0.555 |
| E2   |      | 12.45 | 13.46 |       | 0.490  | 0.530 |
| е    | 1.27 | -     | _     | 0.050 | _      | _     |
| N    |      | 32    |       |       | 32     |       |
| Nd   |      | 7     |       |       | 7      |       |
| Ne   |      | 9     |       |       | 9      |       |
| СР   |      |       | 0.10  |       |        | 0.004 |

PLCC32



Drawing is not to scale.

TSOP32 - 32 lead Plastic Thin Small Outline, 8 x 20mm

| Symb | mm   |       |       | inches |       |       |
|------|------|-------|-------|--------|-------|-------|
|      | Тур  | Min   | Max   | Тур    | Min   | Max   |
| А    |      |       | 1.20  |        |       | 0.047 |
| A1   |      | 0.05  | 0.17  |        | 0.002 | 0.006 |
| A2   |      | 0.95  | 1.50  |        | 0.037 | 0.059 |
| В    |      | 0.15  | 0.27  |        | 0.006 | 0.011 |
| С    |      | 0.10  | 0.21  |        | 0.004 | 0.008 |
| D    |      | 19.80 | 20.20 |        | 0.780 | 0.795 |
| D1   |      | 18.30 | 18.50 |        | 0.720 | 0.728 |
| E    |      | 7.90  | 8.10  |        | 0.311 | 0.319 |
| е    | 0.50 | _     | -     | 0.020  | -     | _     |
| L    |      | 0.50  | 0.70  |        | 0.020 | 0.028 |
| α    |      | 0°    | 5°    |        | 0°    | 5°    |
| N    |      | 32    |       |        | 32    |       |
| СР   |      |       | 0.10  |        |       | 0.004 |

TSOP32



Drawing is not to scale.

Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics.

© 1996 SGS-THOMSON Microelectronics - All Rights Reserved

SGS-THOMSON Microelectronics GROUP OF COMPANIES

Australia - Brazil - Canada - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.

